## 9.7 A Broadband and Deep-TX Self-Interference **Cancellation Technique for Full-Duplex and Frequency-Domain-Duplex Transceiver Applications**

Kun-Da Chu, Mohamad Katanbaf, Tong Zhang, Chenxin Su, Jacques C. Rudell

University of Washington, Seattle, WA

Full-Duplex (FD) radios, capable of simultaneously transmitting and receiving on the same frequency, have evolved as one method to address future demand for higher data-rates. Although recent highly integrated full-duplex radios [1-4] show promise towards improving spectral efficiency by >1.9x [5], mitigating transmitter (TX) self-interference (SI) for broad-bandwidth signals remains a major challenge, particularly for longer range transceivers requiring a high-output-power PA. This paper describes a CMOS transceiver with a deep TX SI cancellation performance over a very wideband (65dBc/80MHz and 70dBc/40MHz).

Achieving sufficient TX SI cancellation depth and bandwidth for envisioned 5th-Generation standards using a single component is guite challenging. However, cascading several SI cancellation techniques as the signal passes down the receiver chain appears promising to achieve high TX SI attenuation as was done with a two-point injection architecture in [3]. This approach utilized two feedforward cancelers, where both inputs are supplied by the TX output, with a high-frequency multitap adaptive FIR filter supplying a cancellation signal to the LNA input, while the second cancellation path frequency-translated the signal to baseband, where a complex analog adaptive I/Q filter further suppressed the TX SI [3]. However, the BB I/Q filters require many taps and occupy significant silicon area as compared to the equivalent RF filter implementation. In addition, calibrating both complex filters is challenging and any residual imbalance between the I and Q paths limits the cancellation performance. In contrast, this radio implements three components (versus two) along the RX signal chain, each contributing to TX SI cancellation. These include an integrated electrical balance duplexer (EBD) between the TX, RX and antenna ports, in addition to a new dualpoint injection feedforward canceler between the TX and RX, see Fig. 9.7.1.

The two points of injection for these feedforward cancelers, which are along the receiver chain of this dual-path architecture, are at the LNA input (similar to [3]), and at the LNA -RX downconversion mixers interface (Fig. 9.7.1). This obviates the need for the complex I/Q auxiliary downconversion mixers and the analog FIR filters as in [3]. Moreover, the second cancellation path has now been moved to earlier in the RX chain, thus reducing the linearity demand on the RX downconversion mixers and filters in the analog baseband. There is also an advantage as a far lower fractional-BW is required in the 2<sup>nd</sup> cancellation path, as compared to [3] which is 100%. Further benefits of this dual-path architecture relate to the method for TX broadband and phase-noise (PN) suppression in the receiver. Unlike the work in [3], which only performs suppression of the TX reciprocal mixing products when both the TX and RX utilize the same carrier frequency, the pre- and post-LNA cancellation networks in this work can be set to suppress the TX carrier and/or noise when in FDD mode, independent of the RX and TX carrier frequencies, Fig. 9.7.2.

The TX chain is composed of an upconversion mixer with LO dividers/drivers and a Class-AB power amplifier. The RX signal path includes a transconductance (Gm) LNA, a passive mixer driven by a 25% duty-cycle LO, followed by a transimpedance amplifier. An integer-N synthesizer is implemented to provide the LO signals for the RX. Both the integrated EBD and a transformer at the PA output eliminate the need for off-chip RF components, including a circulator and RF baluns.

This transceiver employs an EBD and two low-power, compact, and wideband cancelers to achieve high SI cancellation (Fig. 9.7.2). The EBD achieves a high TX-to-RX isolation (~39dB) over a wide bandwidth (200MHz) [6]. The inputs of both cancelers are connected to the PA output matching network to capture the TX carrier signal, along with the phase noise and harmonics generated by the TX BB nonlinearities. A combination of the EBD and the two-path feedforward canceler in this work achieves more than 70dB cancellation over 40MHz (Fig. 9.7.5).

A 2-to-4 turns ratio EBD provides both a single-ended-to-differential conversion and the LNA noise matching (Fig. 9.7.3). The LNA is implemented with a currentreuse Gm stage, which provides a current-mode output to drive the passive

170

downconversion mixers. Both PMOS and NMOS tail currents are utilized in the LNA to provide a first-order rejection of any common-mode signals generated by the EBD [6]. A 1-to-3 transformer is placed between EBD and PA, to translate the 50 $\Omega$  impedance of the antenna down to  $6\Omega$ , which is the r<sub>opt</sub> for the PA output.

Each RF canceler consists of a 5-tap FIR filter to emulate the inverse response of multiple TX leakage paths [3], see Fig. 9.7.3, where each tap includes an 8b (signed-magnitude) variable- $G_m$  amplifier and a push-pull interstage buffer to drive an RC-CR allpass filter with a measured time delay of 50.9ps (Fig. 9.7.5). The push-pull buffer improves the canceler IIP3 by 3dB as compared to [3]. Both RF cancelers supply a current output signal which is summed with a current-mode signal in the RX path. Each canceler presents a high impedance at both the input  $(\sim 3k\Omega)$  and output  $(\sim 1k\Omega)$  to prevent loading the PA output and LNA input/output. To further improve the canceler linearity, an attenuator is placed prior to both cancelers' inputs. The simulated IIP3 of the canceler is +40dBm; a direct measurement of the canceler IIP3 is not possible as both the TX and RX paths are integrated from baseband to the antenna port on the TX side, and from the EBD input to the RX baseband. Also, for the sake of clarity, the IIP3 simulation was performed by placing the PA output  $r_{opt}$  (6 $\Omega$  differential resistance) at the canceler input, which is significantly lower than the real part resistance looking into just the canceler itself ( $\sim$ 3k $\Omega$ ). This simulation approach most accurately reflects the voltage levels experienced at the canceler input when the PA is at maximum output power.

This transceiver chip was fabricated in TSMC's 6L 40nm LP CMOS process with a die size of 4mm<sup>2</sup> and consumes 106mW (w/o PA). The EBD occupies an area of 0.23mm<sup>2</sup> while both RF cancelers occupy an area of 0.12mm<sup>2</sup>. An Altera Cyclone III FPGA with 14b ADC/DACs operating at 100MHz is used to emulate the digital BB and close the filter adaptation loop (Fig. 9.7.4). The FPGA finds optimal codes for the canceler weights in real time with a gradient descent algorithm. The EBD was characterized using an on-chip test structure and has a measured TX-to-RX isolation of 39dB over 200MHz. The RX operates from 1.6GHz to 1.9GHz with a measured gain of 42dB and a total noise figure (NF) of 8.09dB, 5.6dB of which was contributed by the measured passive loss of the EBD. The PA has a measured output P-1dB/Psat of 10.6dBm/12.5dBm. The measured locking range of the integer-N synthesizer is 3.52 to 4.28GHz while consuming 10.4mW with a PN of -117dBc/Hz @1MHz offset.

The on-chip self-interference cancellation was tested by applying a 20/40/80MHz OFDM multicarrier 64-QAM modulated signal, and a measured channel power difference of 72.8/70.1/65.2dB (maximum 77.6dB from a single-tone sweep) was obtained with an integration bandwidth of 22/45/85MHz, respectively (Fig. 9.7.6). The noise figure degradation due to the TX leakage signal dropped from 8dB to 1.6dB after turning on both RF cancelers. TX SI reciprocal mixing with the RX LO phase noise was also significantly reduced by 11dB (Fig. 9.7.5), because all cancellation occurs prior to the RX mixers.

A tabular performance comparison is given in Fig. 9.7.6, and the die micrograph is presented in Fig. 9.7.7. A complete transceiver system with the entire analog TX upconversion and RX downconversion paths demonstrates the feasibility for FD radios with more than 72.8/70.1/65.2dB on-chip SI cancellation over 20/40/80MHz bandwidths, respectively. This was achieved by cascading three TX-to-RX isolation blocks along the receiver signal chain.

## Acknowledgements:

This work was supported by NSF #1408575, SRC, Intel, CDADIC, Google, and Marvell. The authors thank Zhenghan Lin for assistance with lab measurements.

## References

[1] S. Ramakrishnan, et al., "An FD/FDD Transceiver with RX Band Thermal, Quantization, and Phase Noise Rejection and >64dB TX Signal Cancellation," IEEE RFIC, pp. 352-355, 2017.

[2] N. Reiskarimian, et al., "Highly-Linear Integrated Magnetic-Free Circulator-Receiver for Full-Duplex Wireless," ISSCC, pp. 316-317, Feb. 2017.

[3] T. Zhang, et al., "A 1.7-to-2.2GHz Full-Duplex Transceiver System with >50dB Self-Interference Cancellation over 42MHz Bandwidth," ISSCC, pp. 314-315, Feb. 2017

[4] B. Liempd, et al., "Adaptive RF Front-Ends Using Electrical-Balance Duplexers and Tuned SAW Resonators," IEEE TMTT, no.99, pp.1-8, 2017.

[5] M. Chung, et al., "Prototyping Real-Time Full Duplex Radios," IEEE Communications Magazine, vol. 53, no. 9, pp. 56-63, Sept. 2015.

[6] M. Elkholy, et al, "Low-Loss Integrated Passive CMOS Electrical Balance Duplexers With Single-Ended LNA," IEEE TMTT, vol. 64, no. 5, pp. 1544-1559, May 2016.



-0.3

with OFDM signal.

-50

55 60

150 200

65 70 75 Time (ns)

80 85

-90

Figure 9.7.5: Measurement results of TX SI mitigation: SI cancellation with CW signal, NF and reciprocal mixing, tap delay of cancelers, and SI cancellation

-40

-20 0 20

-100

40 0

ency (MHz)

0.2 0.4 0.6 0.8 1

Time (us)

\* Measured with on-chiptest structure. \* Measured channel power difference with 20MHz 64QAM and 22MHz integration BW. \* Measured channel power difference with 40MHz 64QAM and 45MHz integration BW. \* Measured channel power difference with 80MHz 64QAM and 85MHz integration BW. \* Averaged over 20MHz 14DHz 14DHz

Figure 9.7.6: Comparison table with state-of-art FD publications.

9



2018 IEEE International Solid-State Circuits Conference 978-1-5090-4940-0/18/\$31.00 ©2018 IEEE Authorized licensed use limited to: University of Washington Libraries. Downloaded on October 24,2020 at 05:00:08 UTC from IEEE Xplore. Restrictions apply.